

```
High-school multiplication algorithm, in binary
                    // d = 4'd9
        1001
                     // r = 4'd5
     x 0101
        1001
                     // d << 0
                                       (since r[0] == 1)
                    // 0 << 1
// d << 2
       0000
                                       (since r[1] == 0)
     1001
                                      (since r[2] == 1)
                    // 0 << 3
    0000
                                       (since r[3] == 0)
    0101101
                    // product = 45
                                                These tests can be
                                               performed by
                                               repeatedly shifting r
right by 1 place and
testing its LSB
                                                             bluespec
                           © Bluespec, Inc., 2012
```

# BSV code for simple binary multiplier and a test driver

```
(* synthesize *)
module mkTest (Empty);
  Mult_ifc m <- mkMult;

rule rl_go;
  m.put_x (9);
  m.put_y (5);
endrule

rule rl_finish;
  let z = m.get_z ();
  $display ("Product = %d", z);
  $finish ();
endrule
endmodule: mkTest</pre>
```

interface Mult\_ifc;
 method Action put\_x (int x);
 method Action put\_y (int y);
 method ActionValue #(int) get\_z
();
endinterface: Mult\_ifc

```
(* synthesize *)
module mkMult (Mult_ifc);
   Reg#(int) product <- mkReg (0);</pre>
   Reg#(int) d <- mkReg (0);
   Reg#(int) r
                           <- mkReg (0);
   Reg#(Bool) got_x <- mkReg (False);
Reg#(Bool) got_y <- mkReg (False);
   rule rl_compute ((r != 0) && got_x && got_y) ;
       if (pack(r)[0] == 1) product <= product + d;</pre>
       d <= d << 1;
r <= r >> 1;
   method Action put_x (int x) if (! got_x);
d <= x; product <= 0; got_x <= True;</pre>
   endmethod
   method Action put_y (int y) if (! got_y);
  r <= y; got_y <= True;</pre>
   endmethod
   method ActionValue #(int) get z ()
                 if ((r == 0) && got_x && got_y);
       got_x <= False; got_y <= False;</pre>
       return product;
   endmethod
endmodule: mkMult
```

© Bluespec, Inc., 2012

bluespec

## Module hierarchy and state

A BSV design consists of a module hierarchy (just like in Verilog, SystemVerilog and SystemC)

The leaves of the hierarchy are "primitive" state elements, including registers, FIFOs, etc.

Even registers are (semantically) modules (unlike in Verilog, SystemVerilog, ...).



All "primitives" in BSV are in fact implemented in Verilog and "imported" using BSV's standard import mechanism. Hence, you can easily create new primitives or import existing Verilog IP.

© Bluespec, Inc., 2012



# Even registers are modules ...

Registers are just modules with the following interface:

```
interface Reg #(t);
  method Action _write (t x);
  method t _read ();
endinterface: Mult_ifc
```

Where "t" is "int" or "Bool" or some other type

Following standard BSV syntax, a register update would look like this:

```
d._write (d._read () << 1);
```

But, for convenience, the BSV compiler allows you to omit ".\_read()" from register reads, and will insert it for you. So, our update becomes:

```
d._write (d << 1);
```

And, for convenience, BSV provides special syntax using the conventional "<=" for register assignment for ".\_write()". So, our update becomes:

```
d <= d << 1;
```

© Bluespec, Inc., 2012



# Module instantiation Module instantiation Module instantiation has the following syntax: interface\_type instance\_name <- module\_name ( module\_parameters ); "( module\_parameters )" can be omitted if a module has no parameters. Examples: Mult\_ifc m <- mkMult; Reg#(int) product <- mkReg (0); Reg#(Bool) got\_x <- mkReg (False); Bluespec, Inc., 2012 bluespec

# Basic syntax elements, and identifiers

Basic syntax elements (identifiers, comments, whitespace, strings, integer constants, infix operators, etc.) all follow standard SystemVerilog syntax.

Standard static scoping rules for identifier visibility and shadowing.

### Identifiers are case sensitive.

The case of the first letter in an identifier is significant:

- · Constants begin with an uppercase letter: Int, UInt, Bool, True, False, ...
- Variables begin with a lowercase letter (type1, x, y, product, mkMyModule, ...)

### Exceptions: 'int' and 'bit'

- · These are familiar type constants from Verilog
- · You can use the standard BSV syntax Int#(32) and Bit#(1) if you prefer

Module naming convention: in all our examples you will notice we use names like "mkTest" and "mkProd"

- The "mk" prefix is pronounced "make" and reinforces the idea that, as in Verilog, a module declaration is a generator, i.e., the module can be instantiated multiple times, each time providing a fresh instance.
- · This is just a convention, for style and readability (not enforced by the compiler)

© Bluespec, Inc., 2012

piuespec

### Method and rule conditions

Rules and methods can have a boolean condition indicating when they are "enabled" (see \_\_\_\_\_\_ at right). Default if omitted: True

A method is ultimately invoked from some rule (perhaps via other methods of intermediate modules).

The method's condition additionally affects rule enablement.

Thus, a rule's "overall condition", which we also call the rule's CAN\_FIRE condition, is the AND of:

- any condition explicitly attached to the rule
- all conditions attached to methods invoked by the rule

```
(* synthesize *)
module mkMult (Mult_ifc);
Reg#(int) product <- mkReg (0);
Reg#(int) d <- mkReg (0);
Reg#(int) r <- mkReg (0);
Reg#(Bool) got_x <- mkReg (False);
Reg#(Bool) got_y <- mkReg (False);

rule rl_compute ((r != 0) && got_x && got_y);
    if (pack(r)[0] == 1) product <= product + d;
    d <= d << 1;
    r <= r >> 1;
endrule

method Action put_x (int x) if ((! got_x));
    d <= x; product <= 0; got_x <= True;
endmethod

method Action put_y (int y) if ((! got_y);
    r <= y; got_y <= True;
endmethod

method ActionValue #(int) get z ()
    if (((r == 0) && got_x && got_y);
    got_x <= False; got_y <= False;
    return product;
endmethod
endmodule: mkMult</pre>
```

bluespec

© Bluespec, Inc., 2012

5

### Method and rule conditions

```
(* synthesize *)
module mkTest (Empty);
   Mult_ifc m <- mkMult;

rule rl_go;
   m.put_x (9);
   m.put_y (5);
endrule

rule rl_finish;
   let z = m.get_z ();
   $display ("Product = %d", z);
   $finish ();
endrule
endmodule: mkTest</pre>
```

```
CAN_FIRE condition for rl_go: (! got_x) && (! got_y)
```

```
CAN_FIRE condition for rl_finish:
((r == 0) && got_x && got_y)
```

CAN\_FIRE condition for rl\_compute: ((r != 0) && got\_x && got\_y)

```
(* synthesize *)
module mkMult (Mult_ifc);
   Reg#(int) product <- mkReg (0);</pre>
   Reg#(int) d <- mkReg (0);
   Reg#(int) r
                             <- mkReg (0);
   Reg#(Bool) got_x <- mkReg (False);
Reg#(Bool) got_y <- mkReg (False);
   d <= d << 1;
r <= r >> 1;
   method Action put_x (int x) if (! got_x);
  d <= x; product <= 0; got_x <= True;</pre>
    endmethod
   method Action put_y (int y) if (! got_y);
  r <= y; got_y <= True;</pre>
    endmethod
   method ActionValue #(int) get z ()
    if ((r == 0) && got_x && got_y);
    got_x <= False; got_y <= False;</pre>
       return product;
    endmethod
endmodule: mkMult
```

© Bluespec, Inc., 2012

bluespec

# Rule logical execution semantics

Rule logical execution semantics are surprisingly simple:

while (at least one rule's condition is ready) choose any such rule perform its body action(s)

- Note: this is sequential (exec one rule before doing the next)
  - · ... and, as a result, trivially atomic
  - In reasoning about correctness, we can think about one rule at a time (do not have to worry about interleavings of multiple rules reading/writing shared state)
    - Unwanted interleavings are the root cause of race conditions and bugs in parallel software and in HW designs
  - Executing a rule is not the same a clock cycle! Later we'll see how rule executions are mapped into clocks.
- Note: this is non-deterministic ("choose any such rule")
  - Don't worry, by the time we map it into real hardware, it will be fully deterministic
  - (Note: non-determinism is often preferred by people who do formal verification, because it allows a family
    of equivalent behaviors without over-constraining the schedule by which they are reached)

© Bluespec, Inc., 2012

# Structure of a rule's body

The body of a rule contains one or more "Action" methods, such as \_write methods of registers (although, due to conditionals, only some may be enabled).

Everything else is a classical, pure expression built from constants, operators, and invocations of "value" methods (such as \_read methods of registers). "Pure" means that there are no side-effects, and they can visualized as an expression graph/ dataflow graph/ and even a hardware combinational circuit.

For example: here is the structure of the body of rule "rl\_compute" from our multiplier:



# Executing a rule's body

Executing a rule's body means:

- Evaluate all the pure expressions fully (everything except the orange boxes in the diagram)
- Perform all the enabled Actions (all orange boxes with enable == True)

Executing a rule is considered to be "instantaneous".

All actions executed in a rule are considered to happen "simultaneously".

 This is a semantic abstraction, like vertical clock edges; of course, in real life, signals take time to propagate







# Rule execution sequence for simple binary multiplier

```
(* synthesize *)
module mkTest (Empty);
   Mult_ifc m <- mkMult;

rule rl_go;
   m.put_x (9);
   m.put_y (5);
endrule

rule rl_finish;
   let z = m.get_z ();
   $display ("Product = %d", z);
   $finish ();
endrule
endmodule: mkTest</pre>
```

If we execute this program according to these semantics (paying attention to rule CAN\_FIREs), we get the following rule firing sequence:

```
rl_go
rl_compute
rl_compute
...
rl_compute
rl_finish
```

```
(* synthesize *)
module mkMult (Mult_ifc);
   Reg#(int) product <- mkReg (0);</pre>
                          <- mkReg (0);
   Reg#(int) d
   Reg#(int) r
                           <- mkReg (0);
   Reg#(Bool) got_x <- mkReg (False);
Reg#(Bool) got_y <- mkReg (False);
   rule rl_compute ((r != 0) && got_x && got_y) ;
       if (pack(r)[0] == 1) product <= product + d;</pre>
       d <= d << 1;
r <= r >> 1;
   method Action put_x (int x) if (! got_x);
    d <= x; product <= 0; got_x <= True;</pre>
   endmethod
   method Action put_y (int y) if (! got_y);
  r <= y; got_y <= True;</pre>
   endmethod
   method ActionValue #(int) get z ()
                 if ((r == 0) && got_x && got_y);
       got_x <= False; got_y <= False;</pre>
       return product;
   endmethod
endmodule: mkMult
```

bluespec

# The optional (\* synthesize \*) attribute

© Bluespec, Inc., 2012

The optional (\* synthesize \*) attribute on a module declaration requests the BSV compiler to retain this bit of hierarchy in the generated Verilog, i.e., to generate a Verilog module for this BSV module, and instantiate it wherever it is used.

If we omit the attribute on mkMult, the module instance gets in-lined into mkTest at the instantiation location (the methods get in-lined into the invoking rules, and mkMult's sub-hierarchy—its registers—get added to mkMult's sub-hierarchy) like so:



This further reinforces the idea that a method is just a piece of a rule, localized to a particular module. We effectively build rules from modular pieces.

© Bluespec, Inc., 2012



### HW intuitions for interface methods

Although BSV code can be understood purely in source-code terms (because its semantics are defined in source-code terms), it is also illuminating to see how interface methods are compiled into hardware by *bsc*.

Interface methods can be directly mapped to HW, just by looking at the types:

- · Arguments become input signals (an input port) to the module
- Results become output signals (an output port) to the module
- The method condition becomes a "ready" (RDY) output signal
- Action and ActionValue methods have an "enable" (EN) input signal

© Bluespec, Inc., 2012 bluespec





```
Sharing: two rules invoking a common method
module mkTest (...);
                                 interface FIFO#(type t);
                                   Action enq (t n);
  FIFO#(int) f <- mkFIFO;
                                 endinterface
  rule r1 (... cond1 ...);
                                 module mkFIFO (...);
    f.enq (... expr1 ...);
  endrule
                                 method enq(x) if (...notFull...);
  rule r2 (... cond2 ...);
                                   endmethod
    f.enq (... expr2 ...);
                                 endmodule: mkFIFO
  endrule
endmodule: mkTest
                                                           bluespec
                           © Bluespec, Inc., 2012
```



